

**Faculty of Engineering and Technology**

**Department of Electrical and Computer Engineering**

**ENCS 211**

**Digital Electronics and Computer Organization Lab**

**Experiment No. 8**

**Verilog: Part II**

**Objective:**

In this experiment we will continue using Quartus II to implement systems in verilog and schematic

methods. We will implement a project consisting form several modules. Then we will implement an algorithm using verilog.

**Pre-lab:**

* Read this page for examples
	+ <http://fpgacenter.com/examples/>
	+ http://www.verilogtutorial.info/

1-Read the experiment before the lab,

2-Build a 4-bit counter:

The counter have two inputs (clock and reset) and one output (count) Create the project counter

Write the file counter.v

Process a functional simulation

Create default symbol

**Procedure:**

Frequency division example:

Study and simulate the example of the frequency division shown below:

What is the ratio between freq1 and freq2?

In DE1 Kit, there are three clocks (27,24,50 Mhz). Because we want to see the output of the counter,

we cant use these clocks directly as input to the counter, therefore modify the above (freqeuncy division

) code such that, if the input frequncy is 27 Mhz output freqency is around 2Hz.

Then compile it, and produce a default symbol for it.

Make sure that you have the file divefreq.v, sevenseg.v and counter.v in the same directory you are

working on, and it is compiled correctly, and there is a symbol for each one. (Filecreate/updatecreate symbol files for current file)

**Project:**

Now we are going to connect the three parts above to make the counter count at

Frequency 2Hz and the result appear on 7seg display, to do so :

 Create a new project

 Open a new schematic part and put all blocks in this file

 Now connect all parts as shown in the following figure

Compile the new file and make sure there are no errors in the file.

Assign the clock, and reset pins, and the output bin to the pins for the clock and

Reset (use the user manual to locate clock and push button), you can assign either by right click the pin

then choose locate in assignment editor , or by clicking the assignments icon then assign pins then assign the pins and save.

**Unsigned multiplier**

In this section we are going to implement an unsigned multiplication algorithm based on shift and add as shown in the flow chart bellow. A verilog implementation of unsigned binary multiplication is

shown below. Sudy the program, simulate it. After that implement Booth’s algorithm and simulate it.

Booth’s Algorithm for two’s complement multiplication unsigned multiplication

