## **NOR Gate Circuit**

#### NOR gate used as NOT gate:

Does the circuit act as a NOT gate? (as shown in Fig. 1.2)
YES

#### NOR gate used as Buffer:

Does the circuit act as a buffer? YES

## NOR gate used as OR gate:

| SW1(B) | SW0(A) | F3 |
|--------|--------|----|
| 0      | 0      | 0  |
| 0      | 1      | 1  |
| 1      | 0      | 1  |
| 1      | 1      | 1  |

# NOR gate used as AND gate:

| SW1(B) | SW0(A) | F3 |
|--------|--------|----|
| 0      | 0      | 0  |
| 0      | 1      | 0  |
| 1      | 0      | 0  |
| 1      | 1      | 1  |

## **NAND Gate Circuit**

#### NOT gate constructed with NAND gate:

Does the circuit act as a NOT gate? YES

#### AND gate constructed with NAND gate:

| SW1(B) | SW0(A) | F3 |
|--------|--------|----|
| 0      | 0      | 0  |
| 0      | 1      | 0  |
| 1      | 0      | 0  |
| 1      | 1      | 1  |

# NAND gate used as OR gate:

| SW1(B) | SW0(A) | F3 |
|--------|--------|----|
| 0      | 0      | 0  |
| 0      | 1      | 1  |
| 1      | 0      | 1  |
| 1      | 1      | 1  |

# **XOR Gate Circuit**

## XOR gate Using NAND gates:

| INF | UT | OUTPUT |    | OUT |    |  |
|-----|----|--------|----|-----|----|--|
| D   | A  | F1     | F2 | F3  | F4 |  |
| 0   | 0  | 1      | 1  | 1   | 0  |  |
| 0   | 1  | 1      | 0  | 1   | 1  |  |
| 1   | 0  | 1      | 1  | 0   | 1  |  |
| 1   | 1  | 0      | 1  | 1   | 0  |  |

## XOR gate Using Basic gates:

| INPUT  |        | OUTPUT |    |    |
|--------|--------|--------|----|----|
| SW2(B) | SW1(A) | F1     | F2 | F3 |
| 0      | 0      | 0      | 0  | 0  |
| 0      | 1      | 1      | 0  | 1  |
| 1      | 0      | 1      | 1  | 1  |
| 1      | 1      | 0      | 0  | 0  |