Back-to-School savings now on! Purchase before September 30th, and get 25% off Socrative Pro.

Enter coupon code "BTS20" at checkout. Learn More

Remind me later

KH1STSEM2021

**Save and Exit** 

## ENCS333\_SEC1\_QZ2



## Align Quiz to Standard

**Enable Sharing** SOC-51204796

- 1. Define Threshold voltage in CMOS ? SELECT ALL RIGHT ANSWER
- A The Threshold voltage, VT for a MOS transistor can be defined as the voltage applied between the gate and the drain of the MOS transistor below which the gate to source current, IGS effectively drops to zero





**B** The Threshold voltage, VT for a MOS transistor can be defined as the voltage applied between the gate and the bulk of the MOS transistor below which the drain to source current, IDS effectively reach maximum value





- The Threshold voltage, VT for a MOS transistor can be defined as the voltage applied between the gate and the source of the MOS transistor below which the drain to source current, IDS effectively drops to zero
- **D** All are true
- **2.** a MOS transistor can be considered as ----- ( select all that apply)



A resistive load in leaner region



| В  | current source in saturation region                                                                                                   |               |
|----|---------------------------------------------------------------------------------------------------------------------------------------|---------------|
| С  | short circuit in cutt off                                                                                                             | <b>V</b>      |
| D  | open circuit all the time                                                                                                             | <del>(†</del> |
| 3. | If a large is applied this voltage with deplete the Inversion layer .This Voltage effectively pinches off the channel near the source | illi          |
| A  | VGS                                                                                                                                   | <b>↑</b>      |
| В  | VDS                                                                                                                                   | $\downarrow$  |
| С  | VSB                                                                                                                                   | Œ             |
| D  | VGB                                                                                                                                   |               |
|    |                                                                                                                                       |               |
| 4. | There are four main different layers in MOS transistors which are                                                                     |               |
| A  | Drain , Source, Gate , bulk                                                                                                           | ı             |
| В  | capacitance , resistance, inductance , voltage                                                                                        | <b>^</b>      |
| С  | waver , package, diod , voltage                                                                                                       |               |
|    |                                                                                                                                       | <b>V</b>      |
|    |                                                                                                                                       | Œ.            |
|    |                                                                                                                                       |               |
| 5. | The transistor <b>current changes</b> with the operating temperature but is not affected by mobility                                  |               |
|    | attioned by modify                                                                                                                    | ı             |
|    | False                                                                                                                                 | <b>^</b>      |
|    |                                                                                                                                       |               |
|    |                                                                                                                                       | <b>V</b>      |
|    |                                                                                                                                       | <b>(+</b> )   |

| <b>6.</b><br>А<br>В | As the channel length decreases, the depletion region below the gate can no longer be approximated as a rectangular region. So, as L does not change increases decreases | 1 ↑ ↓ +   |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| <b>7.</b> A B       | As Vd is higher, the drain depletion region increases, causing a in Vt.  decrease increase                                                                               |           |
| 8.<br>A<br>B<br>C   | For MOS devices, leakage current occurs in what region  Linear  Saturation  cutt off                                                                                     | 1 ↑ ↓     |
| 9.<br>A<br>B        | For the same VDS, as VGS increases, The IDS will increase decrease                                                                                                       | iiii<br>↑ |

C does not change



**D** has no effect



10. Hot-e degradation will occure when: When,

A a MOS transistor is in Linear region, , the electric field across the pinch-off region may be high enough that carriers gain there enough energy to excite electron-hole pairs.





**B** a MOS transistor is in cutt off region, the electric field across the pinch-off region may be high enough that carriers gain there enough energy to excite electron-hole pairs.





- a MOS transistor is in saturation, the electric field across the pinchoff region may be high enough that carriers gain there enough energy to excite electron-hole pairs.
- **D** In all regions

Add a Question

**Multiple Choice** 

True / False

**Short Answer** 

Socrative Get PRO! Learn More